System-Level Design of NoC-Based Dependable Embedded Systems

System-Level Design of NoC-Based Dependable Embedded Systems

Author: 
Tagel, Mihkel
Place: 
Hershey, PA
Publisher: 
IGI Global
Date published: 
2010
Record type: 
Responsibility: 
Ellervee, Peeter, jt. author
Jervan, Gert, jt. author
Editor: 
Ubar, Raimund
Journal Title: 
Design and Test Technology for Dependable Systems-on-Chip
Source: 
Design and Test Technology for Dependable Systems-on-Chip
Abstract: 

Technology scaling into subnanometer range will have impact on the manufacturing yield and quality. At the same time, complexity and communication requirements of systems-on-chip (SoC) are increasing, thus making a SoC designer goal to design a fault-free system a very difficult task. Network-on-chip (NoC) has been proposed as one of the alternatives to solve some of the on-chip communication problems and to address dependability at various levels of abstraction. This chapter concentrates on system-level design issues of NoC-based systems. It describes various methods proposed for NoC architecture analysis and optimization, and gives an overview of different system-level fault tolerance methods. Finally, the chapter presents a system-level design framework for performing design space exploration for dependable NoC-based systems.

Series: 
Advances in Computer and Electrical Engineering

CITATION: Tagel, Mihkel. System-Level Design of NoC-Based Dependable Embedded Systems edited by Ubar, Raimund . Hershey, PA : IGI Global , 2010. Design and Test Technology for Dependable Systems-on-Chip - Available at: https://library.au.int/system-level-design-noc-based-dependable-embedded-systems